# **Quality Factor Improvement of on-Chip Inductors for HIPERLAN RFIC by Micromachining**

Hong-Wei Chiu, Hsiao-Chin Chen and Shey-shi Lu

Department of Electrical Engineering and Graduate Institute of Electronic Engineering

National Taiwan University, Taipei, Taiwan, 10617, ROC

The enhancement of quality factor of on-chip inductors by micromachining for HIPERLAN application is presented in this paper. A process for the selective removal of the substrate underneath of the on-chip inductors was also developed. The fabrication steps consist of aniostropic wet etching of the semiconductor substrate under the inductors followed by laser striping of passivation layers to expose the pads for IC testing. Experimental results show that the Quality factors of the micromachined inductors can be increased up to 50% around 5 GHz, which is suitable for HIPERLAN applications.

#### 1. INTRODUCTION

Recently there is growing interest in RF CMOS technology because of its low cost and integration capability with base band circuits. Modern CMOS FET's certainly have a high enough  $f_T$  to provide gain in the frequency range of several GHz. The challenge, interesting enough, is in the difficult fabrication of high quality monolithic passive components such as inductors. Several techniques have been investigated in order to enhance lumped element [1-4]. Particularly micromachining approaches have recently demonstrated to be very useful to reduce losses and parasitic effects by suspending microwave devices, such as coplanar waveguides, Lange-couplers and inductors [4-6]. However post IC micromachining processing tends to damage the pads on a die for circuit testing and hence it is better for pads to be covered by passivation layers during micromachining. If the pads are protected, a mean is necessary to strip the passivation layers after micromachining. In this paper, laser trimming for the striping of passivation layer is proposed. It is found that the quality factors of the inductors can be increased up to 50 % around 5 GHz after the inductors were micromachined.

## 2. DESIGN OF THE SUSPENDED INDUCTOR

The energy storage and loss mechanisms in an inductor on silicon can be described by the equivalent energy model shown in Fig.1, where  $L_S$ ,  $R_S$ ,  $R_P$  and  $C_O$  ( $C_O = C_P + C_S$ ) represent the overall inductance, conductor loss, substrate loss, and overall capacitance, respectively. According to the fundamental definition of quality factor, Q can be derived to be [7]

$$Q = 2\pi \frac{|Peak\ Magnetic\ Energy - Peak\ Electric\ Energy|}{Energy\ Loss\ in\ One\ Oscillation\ Cycle}$$

$$= \frac{\omega L_s}{R_s} \times \frac{R_p}{R_p + \left[\left(\frac{\omega L_s}{R_s}\right)^2 + 1\right] \cdot R_s} \times \left[1 - \frac{R_s^2 C_o}{L_s} - \omega^2 L_s C_o\right]$$
(1)

where  $\omega L_s/R_s$  accounts for the magnetic energy stored and the ohmic loss in the spiral conductor. The second term is the substrate loss factor. The last term is the self-resonance factor describing the reduction in Q due to the increase in the peak electric energy with frequency and the vanishing of Q at self-resonance frequency. From (1), one can conclude that the degradation in Q-factor of an inductor is mainly due to the series resistance of the

inductor and the substrate resistance. Increasing the thickness or the width of metal lines will reduce the series resistance. However, the thickness of metal lines is limited in a CMOS process, and widening the metal lines not only takes larger chip area but also raises the capacitance between the metal line and substrate. Therefore it seems to be more attractive to increase Q by increasing  $R_P$ , which means removing the substrate underneath the inductor. The MEMS simulation program ACES (Anisotropic Crystalline Etching Simulation) has been used to simulate the etching process as shown in Fig.2. The front-side bulk micromachining approach applied herein is based on a post-process wet etching, without modifying the standard IC fabrication and with no influence on the unconcerned electronic parts. The fabrication steps started from anisotropic wet etching of the (100) silicon substrate beneath all the inductors through the uncovered substrate regions around the inductors. The etchant used is KOH solution. Then, Laser trimming was done to remove the passivation layers over the pads for the ease of testing.

#### 3. EXPERIMENTAL RESULTS

The on-chip inductors with pads covered by passivation layers were fabricated by 0.35µm CMOS process provided by TSMC (Taiwan Semiconductor Manufacturing Corporation). HP8510 network analyzer in conjunction with the cascade probe station was used to measure the characteristics of the inductors. Both micromachined and unmicro-machined inductors are measured and compared. The Q factor of the inductors with different turns versus frequencies are shown in Figs.3(a)-(d). Several interesting features can be observed from these figures. First of all, the self-resonance frequencies, defined as the frequencies at which Q is zero, move to lower frequencies as the turns of inductors increase. This is reasonable because the capacitances between the metal lines and substrate increase as the turns increase. Removing the substrate underneath the inductors decreases the capacitances and therefore the selfresonance frequencies increase. Also note that the frequency responses of Q factors for micromachined and unmachined inductors are almost identical at lower frequencies. The Q factors of micromachined inductors are enhanced only at higher frequencies. This is because at low frequencies, the series resistance is the limiting factor and the shunting effect of the meta-to-substrate capacitance is still negligible. However, at high frequencies the shunting capacitance dominates and reduction of this capacitance by removing the substrate underneath the inductors improves the Q factors significantly. From the experimental results shown in Fig.3, micromachining of the micromachined inductor increases the inductor Q's at 5 GHz at least 50%.

# 4. CONCLUSION

A front-side bulk micromachining approach was proposed for fabrication of suspended inductors without modifying the standard IC fabrication and with no influence on the unconcerned electronic parts. It involves the protection of testing pads by passivation layers during micromachining and stripping of passivation layers Laser trimming after micromachining. The experimental results from the micromachined and unmachined inductors showed that the self-resonance frequencies and Q factors can be improved significantly by selective removal of the silicon substrate underneath the inductors.

## ACKNOWLEDGMENT

This work is supported by National Science Coucil (Contract No. NSC 88-2219-E-002-023 and No. NSC 89-2213-E-005-019) and Ministry of Education of Taiwan, ROC (Contract No. 89E-FA06-2-4-6). The authors would also like to thank for the Chip Implementation Center of Taiwan for the foundry service coordinate effort.

#### REFERENCES

- [1] K. B. Ashby, I. A. Koullias, W. C. Finley, J. J. Bastek, and S. Moinian, "High-Q inductors for wireless applications in a complementary silicon bipolar process," *IEEE J. Solid-State Circuits*, vol.31, no.1, pp.4-9, Jan. 1996.
- [2] J. N. Burghartz, M. Soyuer and K. A. Jenkins, "Microwave inductors and capacitors in standard multilevel interconnect silicon technology, "IEEE Trans. Microwave Theory Tech., vol.44, pp.100-104, Jan. 1996.
- [3] M. Park, S. Lee, H. K. Yu, J. G. Koo, and K. S. Nam, "High Q CMOS-compatible microwave inductors using double-metal interconnection silicon technology, "*IEEE Microwave and Guided Wave Lett.*, vol.7, pp.45-47, Feb. 1997.
- [4] J. Y.-C. Chang, A. A. Abidi, and M. Gaitan, "Large suspended inductors on silicon and their use in a 2-μm CMOS RF amplifier, "*IEEE Electron Device Lett.*, vol.14, pp.246-248, May 1993.
- [5] C.-Y. Chi and G. M. Rebeiz, "Design of Lange-couplers and single-sideband mixers using micromachining techniques," *IEEE Trans. Microwave Theory Tech.*, vol.45, pp.291-294, Feb. 1997.
- [6] V. Milanovic, M. Gaitan, E. D. Bowen, and M. E. Zaghloul, "Micromachined microwave transmission lines in CMOS technology, "*IEEE Trans. Microwave Theory Tech.*, vol.45, pp.630-635, May 1997.
- [7] C. Patrick Yue, Changsup Ryu, Jack Lau, Thomas H. Lee, and S. Simon Wang, "A Physical Model for Planar Spiral Inductors on Silicon", *IEEE IEDM*, pp.155~158, 1996.







(a)





(c)



(d)

Fig.2 The sequel of anistropic etching of (100) silicon by simulation







Fig.3 The frequency responses of micromachined (triangles:  $\triangle$ ) and unmachined (flipped triangles:  $\nabla$ ) inductors with different turns: (a) 3 turns; (b) 4 turns; (c) 5 turns. Squares  $\square$  represent the enhancement of Q factors.