公開日期 | 標題 | 作者 | 來源出版物 | scopus | WOS | 全文 |
2005 | Random jitter testing using low tap-count delay lines | J.-L. Huang; JIUN-LANG HUANG | Asian Test Symposium | 0 | 0 | |
2008 | Reducing Power Supply Noise in Linear-Decompressor-Based Test Data Compression Environment for At-Speed Testing | M.-F. Wu; J.-L. Huang; X. Wen; K. Miyase; JIUN-LANG HUANG | International Test Conference | 48 | 0 | |
2019 | Reinforcement-Learning-Based Test Program Generation for Software-Based Self-Test | Chen, C.-Y.; Huang, J.-L.; JIUN-LANG HUANG | Proceedings of the Asian Test Symposium | 9 | 0 | |
2010 | A robust ADC code hit counting technique | Huang, J.-L.; Chou, K.-Y.; Lu, M.-H.; Huang, X.-L.; JIUN-LANG HUANG | Proceedings -Design, Automation and Test in Europe, DATE | 1 | | |
2010 | A robust ADC code hit counting technique. | Huang, Jiun-Lang; Chou, Kuo-Yu; Lu, Ming-Huan; Huang, Xuan-Lun; JIUN-LANG HUANG | Design, Automation and Test in Europe, DATE 2010, Dresden, Germany, March 8-12, 2010 | 0 | 0 | |
2011 | Robust Circuit Design for Flexible Electronics | T.-C Huang; J.-L. Huang; K.-T. Cheng; JIUN-LANG HUANG | IEEE Design & Test of Computers | 13 | 10 | |
2015 | SDC-TPG: A deterministic zero-inflation parallel test pattern generator | C.-H. Chang; K.-W. Yeh; J.-L. Huang; L.-T. Wang; JIUN-LANG HUANG | Asian Test Symposium | 4 | 0 | |
2000 | A sigma-delta modulation based BIST scheme for mixed-signal circuits | JIUN-LANG HUANG ; Cheng, K.-T. | Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC | 27 | 0 | |
2011 | Sigma-delta modulation based wafer-level testing for TFT-LCD source driver ICs | W.-A. Lin; C.-C. Li; J.-L. Huang; JIUN-LANG HUANG | VLSI Test Symposium | 1 | 0 | |
2008 | Software-Based Self-Testing | Huang, J.-L.; Tim, K.-T.; JIUN-LANG HUANG | System-on-Chip Test Architectures | 0 | 0 | |
2017 | Source code transformation for software-based on-line error detection | T.-Y. Tsai; J.-L. Huang; JIUN-LANG HUANG | IEEE Conference on Dependable and Secure Computing | 3 | 0 | |
1999 | Specification Back-Propagation and Its Application to DC Fault Simulation for Analog/Mixed-Signal Circuits. | Huang, Jiun-Lang; Pan, Chen-Yang; Cheng, Kwang-Ting; JIUN-LANG HUANG | 17th IEEE VLSI Test Symposium (VTS '99), 25-30 April 1999, San Diego, CA, USA | 0 | 0 | |
1999 | Specification back-propagation and its application to fault simulation of analog/mixed-signal circuits | J. L. Huang; C. Y. Pan; K. T. (Tim) Cheng; JIUN-LANG HUANG | VLSI Test Symposium | 12 | | |
2015 | A static bidirectional learning technique to accelerate test pattern generation | J.-H. Pan; K.-W. Yeh; J.-L. Huang; JIUN-LANG HUANG | International SoC Design Conference | 0 | 0 | |
2011 | Structural and optical properties of InGaN/GaN multiple quantum well light emitting diodes grown on (1122) facet GaN/sapphire templates by metalorganic chemical vapor deposition | Huang, J.-L.; Wang, L.S.; Lai, Y.-S.; Lee, Y.-C.; Qiu, Z.R.; Liu, S.; Wuu, D.-S.; Feng, Z.C.; JIUN-LANG HUANG | Proceedings of SPIE - The International Society for Optical Engineering | 1 | 0 | |
2013 | SUCCESSIVE APPROXIMATION REGISTER ADC AND METHOD OF LINEARITY CALIBRATION THEREIN | Xuan-Lun Huang; Jiun-Lang Huang; JIUN-LANG HUANG | | | | |
2013 | Synergistic reliability and yield enhancement techniques for embedded SRAMs | S.-K. Lu; H.-H. Huang; J.-L. Huang; P. Ning; JIUN-LANG HUANG | IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems | 9 | 8 | |
2000 | Test point selection for analog fault diagnosis of unpowered circuit boards | Huang, J.-L.; Cheng, K.-T.; JIUN-LANG HUANG | IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing | 18 | 16 | |
2022 | Test Response Compaction for Software-Based Self-Test | Liang, Jia Ruei; Hsieh, Ya Ni; JIUN-LANG HUANG | Proceedings - 2022 IEEE International Test Conference in Asia, ITC-Asia 2022 | 0 | 0 | |
2019 | Testability Measures Considering Circuit Reconvergence to Reduce ATPG Runtime | Chen, K.-H.; Chen, C.-Y.; JIUN-LANG HUANG | Proceedings - 2019 22nd International Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2019 | 3 | 0 | |