https://scholars.lib.ntu.edu.tw/handle/123456789/289911
Title: | Automatic router for the pin grid array package | Authors: | Chen, S.-S. Chen, J.-J. Tsai, C.-C. SAO-JIE CHEN |
Issue Date: | 2000 | Journal Volume: | 146 | Journal Issue: | 6 | Start page/Pages: | 275-281 | Source: | IEE Proceedings: Computers and Digital Techniques | Abstract: | A pin grid array (PGA) package router is described. Given a chip cavity with a number of I/O pads around its boundary and an equivalent number of pins distributed on the substrate, the objective of the router is to complete the planar interconnection of pad-to-pin nets on one or more layers. This router consists of three phases: layer assignment, topological routing and geometrical routing. Examples tested on a windows-based environment show that our router is efficient and can complete the routing task with less substrate layers. Compared to manual routing, this router has a user-friendly graphic interface and can be applied practically to industrial strength VLSI packaging. © lEE, 1999. |
URI: | http://www.scopus.com/inward/record.url?eid=2-s2.0-0033346494&partnerID=MN8TOARS http://scholars.lib.ntu.edu.tw/handle/123456789/289911 |
ISSN: | 13502387 | DOI: | 10.1049/ip-cdt:19990797 | SDG/Keyword: | Boundary conditions; Electronics packaging; Graphical user interfaces; Integrated circuit testing; Interconnection networks; Routers; Substrates; Pin grid array (PGA) packages; Integrated circuit layout |
Appears in Collections: | 電機工程學系 |
File | Description | Size | Format | |
---|---|---|---|---|
00838804.pdf | 807.79 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.