https://scholars.lib.ntu.edu.tw/handle/123456789/310422
標題: | Shrinkable triple self-aligned field-enhanced split-gate flash memory | 作者: | Chu, Wen-Ting Hsieh, Chia-Ta Sung, Hung-Cheng Wang, Yu-Hsiung Lin, Yung-Tao Wang, C.S. HAO-HSIUNG LIN |
公開日期: | 十月-2004 | 卷: | 51 | 期: | 10 | 起(迄)頁: | 1667-1671 | 來源出版物: | IEEE Transactions on Electron Devices | 摘要: | This paper demonstrates a shrinkable triple self-aligned split-gate Flash cell fabricated using a standard 0.13-μmcopper interconnect process. The approach used here to create a self-aligned structure is to form a spacer against the prior layer. Due to a higher aspect ratio when the cell pitch decreases, the profile of the spacer structure becomes sharper. This improves process control of the spacer profile and length. All the processes used here are compatible with standard logic process. The word line channel length of the cell is 0.11 μm. It is comparable in area with a stacked-gate cell and can be less than 13F2. The cell is erased by using poly-poly Fowler-Nordheim tunneling with a sharp floating-gate edge to increase the electric field, and is programmed by source-side injection. As a result, this cell is highly suitable for low power applications and embedded products. Characterization shows considerable program and erase speed, up to 300 K times cycling endurance, and excellent disturb margins. © 2004 IEEE. |
URI: | https://www.scopus.com/inward/record.uri?eid=2-s2.0-5444270667&doi=10.1109%2fTED.2004.835995&partnerID=40&md5=02ab7a67c9725c302cbad65f55b8bd9a | DOI: | 10.1109/TED.2004.835995 | SDG/關鍵字: | Cellular arrays; Electric currents; Electric fields; Electric potential; Electron tunneling; Nonvolatile storage; Scanning electron microscopy; Semiconductor device manufacture; Transmission electron microscopy; Fowler-Nordheim tunneling; Selg aligned; Source aligned; Source side injection; Split gate; Flash memory |
顯示於: | 電機工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。