https://scholars.lib.ntu.edu.tw/handle/123456789/393087
標題: | An iterative detection and decoding receiver for LDPC-coded MIMO systems | 作者: | CHIA-HSIANG YANG Sun, W.-C. Wu, W.-H. Yang, C.-H. Ueng, Y.-L. CHIA-HSIANG YANG |
關鍵字: | And decoding (IDD); CMOS digital integrated circuits; Iterative detection; Low-density parity-check (LDPC) codes; Soft-input soft-output (SISO) MIMO detector | 公開日期: | 2015 | 卷: | 62 | 期: | 10 | 起(迄)頁: | 2512-2522 | 來源出版物: | IEEE Transactions on Circuits and Systems I: Regular Papers | 摘要: | This paper presents a high-throughput, area-efficient and energy-efficient iterative detection and decoding (IDD) receiver for low-density parity-check (LDPC)-coded multiple-input multiple-output (MIMO) systems. A layered non-resetting IDD technique is used to minimize the number of inner iterations for a required error performance. An area-efficient minimum mean-square error with parallel interference cancellation (MMSE-PIC) detector is devised to simplify matrix inversion. A detector-decoder interface that is used to exchange soft messages efficiently is proposed. Given the throughput specifications, inner and outer loops are optimally combined to maximize the error performance. The design specifications defined in the IEEE 802.11n standard are adopted as the design target. A 4 × 4 antenna configuration with BPSK, QPSK, 16-QAM modulations are realized in silicon. The designs that support 64-QAM and 256-QAM modulations are also demonstrated for comparison with prior work. Fabricated in 40 nm technology, the chip integrates 998k logic gates in 1.33 mm2 and achieves a maximum throughput of 794 Mb/s. The chip dissipates 135 mW at 0.9 V, achieving an energy efficiency of 170 pJ/bit. © 2015 IEEE. |
URI: | http://www.scopus.com/inward/record.url?eid=2-s2.0-84948579391&partnerID=MN8TOARS http://scholars.lib.ntu.edu.tw/handle/123456789/393087 |
DOI: | 10.1109/TCSI.2015.2468998 | SDG/關鍵字: | Antennas; Digital integrated circuits; Energy efficiency; Errors; Forward error correction; IEEE Standards; Mean square error; MIMO systems; Modulation; Specifications; And decoding (IDD); CMOS digital integrated circuits; Iterative detection; Low-density parity-check (LDPC) codes; MIMO detectors; Iterative decoding |
顯示於: | 電機工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。