# Threading Dislocation Induced Low Frequency Noise in Strained-Si nMOSFETs W.-C. Hua, M. H. Lee, P. S. Chen, M.-J. Tsai, and C. W. Liu, Senior Member, IEEE Abstract—The correlations between the threading dislocations and the low-frequency noise characteristics of the n-type strained-Si field-effect transistors are studied using the devices with different sizes. The device-area-dependent $S_{\rm VG}$ (power spectral density of the gate referred voltage noise) ratio of the strained-Si devices over the control Si devices obtained form geometric average can be understood by the modified carrier number fluctuation model with excess traps from the Poisson distributed threading dislocations. The equivalent trap number per threading dislocation extracted from the area-dependent $S_{\rm VG}$ ratios is ${\sim}85$ for the strained-Si devices, and which results in ${\sim}4.2{\rm X}$ degradation of the $S_{\rm VG}$ for the strained-Si device with the device area of 625 ${\mu}{\rm m}^2$ . Index Terms—Flicker noise, MOSFET, strained-Si, threading dislocation. ### I. INTRODUCTION DUE to its enhanced current drive and high-frequency performances [1]–[3], the strained-Si technology is undoubtedly one of the enabling technologies for RF circuit applications. Although the enhanced cutoff frequency of the strained-Si MOSFET [3] can facilitate the RF CMOS circuit design, the unintentionally induced threading dislocations in the strained-Si channel can potentially degrade some RF circuits. Although the threading dislocations in the strained-Si channel may lead to different electrical properties, few literatures are reported regarding this issue. In this letter, the flicker noise characteristics for both the strained-Si and the control Si devices with different sizes are investigated to clarify the correlations between the threading dislocations and the flicker noise characteristics. # II. DEVICE FABRICATION Fig. 1 shows the schematic diagrams of the device structures of the strained-Si nMOSFETs with and without threading dislocations in the channel. The 20-nm strained-Si channel is grown Manuscript received May 9, 2005; revised June 13, 2005. This work was supported by the National Science Council of Taiwan, R.O.C., under Contract 93-2215-E-002-003 and Contract 93-2120-M-007-008. The review of this letter was arranged by Editor E. Sangiorgi. W.-C. Hua is with the Department of Electrical Engineering and Graduate Institute of Electronics Engineering, National Taiwan University, Taipei, Taiwan, R.O.C. M. H. Lee, P. S. Chen, and M.-J. Tsai are with the Electronics Research & Service Organization, Industrial Technology Research Institute (ERSO/ITRI), Hsinchu 300, Taiwan, R.O.C. C. W. Liu is with the Department of Electrical Engineering and Graduate Institute of Electronics Engineering, National Taiwan University, Taipei, Taiwan, R.O.C, and also with the Electronics Research and Service Organization, Industrial Technology Research Institute (ERSO/ITRI), Hsinchu 300, Taiwan, R.O.C. (e-mail: chee@cc.ee.ntu.edu.tw). Digital Object Identifier 10.1109/LED.2005.853672 Fig. 1. Schematic diagrams of the strained-Si device structures. (a) A large-area device with threading dislocation in the channel. (b) A small-area device with the dislocation-free channel. epitaxially on the relaxed 1- $\mu$ m Si<sub>0.8</sub>Ge<sub>0.2</sub> layer and the 1- $\mu$ m graded $Si_{1-x}Ge_x$ buffer from x = 0 to 0.2 by ultrahigh-vacuum chemical vapor deposition. The tensile strain in the channel is $\sim$ 0.64%, measured by the surface Raman spectroscopy [4] and increases to 0.7% after the device process. Low-temperature (700 °C) deposited tetraethylorthosilicate gate oxide (30 nm) is used to avoid the high-temperature thermal oxidation-enhanced Ge outdiffusion [5]. The effect of the Ge outdiffusion on the flicker noise is negligible. The output characteristics of the strained-Si devices ( $L=25~\mu\mathrm{m}$ ) show $\sim 78\%$ and $\sim 35\%$ enhancements of $I_{DS}$ at constant overdrive $(V_{GS} - V_T)$ at the linear and the saturation region, respectively. The effective mobility of the strained-Si device is extracted from the drain current and the split capacitance-voltage [6] measurements on the large-area devices ( $W \times L = 25 \times 25 \,\mu\text{m}$ ), and has a 65% enhancement at the effective normal field of 1.0 MV/cm [3]. # III. RESULTS AND DISCUSSION Fig. 2 shows the surface morphology of the strained-Si film after defect-etching [7]. The density of threading dislocations of the strained-Si film is $\sim 10^{-2}~\mu \rm m^{-2}$ . The existence of the threading dislocations in the strained-Si channel is also confirmed by the transmission electron microscopy on the largearea device. Fig. 3(a) and (b) shows the statistical $S_{\rm VG}$ of the strained-Si and the control Si devices at 30 Hz with $L=0.8~\mu \rm m$ for different gate width, and $W=25~\mu \rm m$ for different gate lengths. All the devices are biased at $V_{\rm DS}=0.5 \rm V$ with constant gate overdrive $(V_{\rm GS}-V_T=0.3 \rm V)$ at the saturation region. The statistical results are obtained from the geometric average of the measured $S_{\rm VG}$ for ten to 20 devices. The geometric average Fig. 2. Surface morphology of the strained-Si channel layer after defect-etching. The black points are the threading dislocations and the density of threading dislocations is $\sim 10^6~{\rm cm^{-2}}~(10^{-2}~\mu{\rm m^{-2}}).$ Fig. 3. Statistical result of $S_{\rm VG}$ of the strained-Si and the control Si devices at 30 Hz. The error bars stand for the geometric standard deviations of the $S_{\rm VG}$ (obtained from the arithmetic standard deviation of the $\log(S_{\rm VG})$ ): (a) $L=0.8~\mu{\rm m}$ for various gate widths (b) $W=25~\mu{\rm m}$ for various gate lengths. method shows lower error [8] and can fit the distribution of large number of noise measurements more precisely than the arithmetic average [9]. In Fig. 3(a), the $S_{\rm VG}$ of both the strained-Si and the control Si devices are approximately inversely proportional to the channel width and are consistent with the carrier number fluctuation model [10]–[13] of the nMOSFET biased at saturation, which is given by $$S_{\rm VG} \cong \frac{q^2 N_{\rm ot}}{C_{\rm ox}^2 W L} \frac{1}{f} \tag{1}$$ where q is the electron charge, $N_{\rm ot}$ is the equivalent oxide trap per unit area and is assumed to be independent of gate bias, $C_{ox}$ is the oxide capacitance per unit area, W is the gate width, L is the gate length, and f is the frequency. The validity of the carrier number fluctuation model is confirmed by extracting the $N_{ot}$ ( $\sim 2.3 \times 10^7$ to $2.7 \times 10^7 {\rm cm}^{-2}$ ) at various gate bias in the saturation region ( $V_{\rm GS} - V_T = 0.1$ to 0.5 V, $V_{\rm DS} = 0.5$ V) for the control Si devices. The $N_{\rm ot}$ is nearly independent of gate bias at saturation region for the nMOSFETs [12], [13]. Although all the device areas in Fig. 3(a) are smaller than $100~\mu{\rm m}^2$ , there are still some chances to have dislocations in the strained-Si channels. Thus, the $S_{\rm VG}$ of the strained-Si devices are slightly higher than the control Si devices in Fig. 3(a). In Fig. 3(b), the statistical $S_{\rm VG}$ of the control Si devices are inversely proportional to the channel length, but the $S_{\rm VG}$ of the strained-Si devices Fig. 4. Measured and calculated $S_{\rm VG}$ ratio of the strained-Si devices over the control Si devices for various device sizes. The calculation of the $S_{\rm VG}$ ratio is based on the Poisson distributed threading dislocations. shows an increasing degradation as compared to the control Si devices as the channel length increases. The threading dislocations in the channel may act as the trap centers, which play the similar role as the Si/oxide interface trap and increase the $S_{\rm VG}$ of the strained-Si devices. The effect of the dislocations on the $S_{\rm VG}$ can be quantitatively characterized by the Poisson distributed threading dislocations. The probability density function [p(n,A)] of having n dislocations in an area of A ( $\mu$ m $^2$ ) for the strained-Si device is given by $$p(n,A) = \frac{e^{-\mu(A)}\mu(A)^n}{n!}, \quad n = 0, 1, 2...$$ (2) where $\mu(A)$ is the average number of the dislocations in an area of A ( $\mu m^2$ ). From the defect etching experiment, $\mu(A)$ is given by (A/100). The equivalent total trap number per unit area ( $N_{\rm ot,S-Si}(n)$ ) for the strained-Si device with n dislocations in the channel is given by $$N_{\text{ot,S-Si}}(n) = N_{\text{ot}} + \frac{nN_{\text{TD}}}{A} = N_{\text{ot}} \left( 1 + \frac{nN_{\text{TD}}}{AN_{\text{ot}}} \right)$$ (3) where $N_{\rm TD}$ is the equivalent trap number per dislocation. The geometric average of the $S_{\rm VG}$ of the strained-Si device $(S_{{\rm VG,S-Si}}(A))$ with device area of $A~(\mu{\rm m}^2)$ is given by $$S_{\text{VG,S-Si}}(A) = S_{\text{VG,C-Si}}(A) \left[ \prod_{n=0}^{\infty} \left( 1 + \frac{nN_{\text{TD}}}{AN_{\text{ot}}} \right)^{p(n,A)} \right]$$ (4) where $S_{\rm VG,C-Si}(A)$ is the $S_{\rm VG}$ of the control Si device with the device area of $A~(\mu {\rm m}^2)$ . Fig. 4 shows the measured and the calculated $S_{\rm VG}$ ratios of the strained-Si devices over the control Si devices with different sizes for both rectangular and ring FETs. The calculated $S_{\rm VG}$ ratios are area-dependent since p(n,A) presents in the power term in (4). Only the first 20 terms in (4) are significant in the practical calculation of $S_{\rm VG}$ ratios in Fig. 4. Significant $S_{\rm VG}$ degradation of the strained-Si devices as compared with the control Si devices are found for the device area larger than $100~\mu {\rm m}^2$ . The $N_{\rm TD}$ is $\sim$ 85 extracted by fitting the $S_{\rm VG}$ ratios in Fig. 4 using (4). The equivalent total trap number per unit area $(N_{\rm ot,S-Si})$ for the strained-Si can be obtained by multiplying the $N_{\rm ot}$ (2.5 $\times$ 10<sup>7</sup>cm<sup>-2</sup>) of the control Si device by the $S_{\rm VG}$ ratios in Fig. 4. According to the proposed model, the calculated $S_{\rm VG}$ ratio has a saturation value of 4.5 when the device area is very large, and which is very close to the $S_{\rm VG}$ ratio derived from the conventional approach $(1 + ((85/(100 \, \mu {\rm m}^2))/(2.5 \times 10^7 {\rm cm}^{-2}))) = 4.4)$ . # IV. CONCLUSION The excess flicker noise induced by the threading dislocation shows a device-area-dependent behavior and which is different as compared to the behavior of the $S_{\rm VG}$ in unstrained Si nMOS-FETs. This phenomenon can be quantitatively characterized by the Poisson distributed threading dislocations with geometric average of the measured $S_{\rm VG}$ . In order to take advantage of the enhanced performance of the strained-Si MOSFET and maintain the flicker noise performance, the devices with lower density of threading dislocations in the channel is required. # ACKNOWLEDGMENT The authors would like to thank Dr. K. M. Chen from the RF Group, National Nano Device Laboratories, Hsinchu, Taiwan, R.O.C., for the flicker noise measurement. # REFERENCES J. L. Hoyt, H. M. Nayfeh, S. Eguchi, I. Aberg, G. Xia, T. Drake, E. A. Fitzgerald, and D. A. Antoniadis, "Strained Silicon MOSFET Technology," in *IEDM Tech. Dig.*, 2002, pp. 23–26. - [2] K. Rim, S. Narasimha, M. Longstreet, A. Mocuta, and J. Cai, "Low field mobility characteristics of sub-100 nm unstrained and strained Si MOS-FETs," in *IEDM Tech. Dig.*, 2002, pp. 43–46. - [3] M. H. Lee, P. S. Chen, W.-C. Hua, C.-Y. Yu, Y. T. Tseng, S. Maikap, Y. M. Hsu, C. W. Liu, S. C. Lu, and M.-J. Tsai, "Comprehensive low-frequency and RF noise characteristics in strained-Si nMOSFETs," in *IEDM Tech. Dig.*, 2003, pp. 69–72. - [4] J. C. Tsang, P. M. Mooney, F. Dacol, and J. O. Chu, "Measurements of alloy composition and strain in thin Ge<sub>x</sub>Si<sub>1-x</sub> Layers," *J. Appl. Phys.*, vol. 75, no. 12, pp. 8098–8108, 1994. - [5] W.-C. Hua, M. H. Lee, P. S. Chen, S. Maikap, C. W. Liu, and K. M. Chen, "Ge outdiffusion effect on flicker noise in strained-Si nMOS-FETs," *IEEE Electron Device Lett.*, vol. 25, no. 8, pp. 693–695, Aug. 2004. - [6] C. G. Sodini, T. W. Ekstedt, and J. L. Moll, "Charge accumulation and mobility in thin dielectric MOS transistors," *Solid State Electron.*, vol. 25, pp. 833–841, 1982. - [7] C. G. Tuppen, C. J. Gibbings, and M. Hockly, "The effect of misfit dislocation nucleation and propagation on Si/Si<sub>1-x</sub>Ge<sub>x</sub> critical thickness values," *J. Cryst. Growth*, vol. 94, pp. 392–398, 1989. - [8] R. Pintelon, J. Schoukens, and J. Renneboog, "The geometric mean of power (amplitude) spectra has a much small bias than the classical arithmetic (RMS) averaging," *IEEE Trans. Instrum. Meas.*, vol. 37, no. 2, pp. 213–218, Apr. 1988. - [9] M. J. Deen, O. Marinov, D. Onsongo, S. Dey, and S. Banerjee, "Low-frequency noise in SiGeC-based pMOSFETs," *Proc. SPIE–Noise Device Circ. II*, vol. 5470, pp. 215–225, 2004. - [10] A. L. McWhorter, "Semiconductor surface physics," Ph.D. dissertation, Lincoln Lab., Mass. Inst. Technol., Lexington, 1955. - [11] A. L. McWhorter, Semiconductor Surface Physics, R. H. Kinston, Ed. Philadelphia, PA: Univ. of Pennsylvania Press, 1957. - [12] Y. Nemirovsky, I. Brouk, and C. G. Jakobson, "1/f noise in CMOS transistors for analog applications," *IEEE Trans. Electron Devices*, vol. 48, no. 5, pp. 921–927, May 2001. - [13] A. J. Scholten, L. F. Tiemeijer, R. V. Langevelde, R. J. Havens, A. T. A. Z.-V. Duijnhoven, and V. C. Venezia, "Noise modeling for RF CMOS circuit simulation," *IEEE Trans. Electron Devices*, vol. 50, no. 3, pp. 618–632, Mar. 2003.