公開日期 | 標題 | 作者 | 來源出版物 | scopus | WOS | 全文 |
1999 | A Bipartition-Codec Architecture to Reduce Power in Pipelined Circuits | Shanq-Jang Ruan,; Rung-Ji Shang,; Feipei Lai,; Shyh-Jong Chen,; Xian-Jun Huang,; FEI-PEI LAI | 1999 IEEE/ACM International Conference on Computer Aided Design | 7 | 5 | |
2001 | A bipartition-codec architecture to reduce power in pipelined circuits | Shanq-Jang Ruan,; Rung-Ji Shang,; Feipei Lai,; Kun-Lin Tsai,; FEI-PEI LAI | IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems | 7 | 5 | |
2005 | A Low Power Scheduling Method Using Dual Vdd and Dual Vth | Kun-Lin Tsai,; Szu-Wei Chang,; Feipei Lai,; Shanq-Jang Ruan,; FEI-PEI LAI | IEEE International Symposium on Circuits and Systems | | | |
2003 | A Novel Approach for Digital Waveform Compression | Edwin Naroska,; Shanq-Jang Ruan,; Chia-Lin Ho,; Said Mchaalia,; Feipei Lai,; Uwe Schwiegelshohn,; FEI-PEI LAI | ASP-DAC 2003 | 4 | 0 | |
2001 | An Entropy-Based Algorithm to Reduce Area Overhead for Bipartition-Codec Architecture | Po-Hung Chen,; Shanq-Jang Ruan,; Kuen-Pin Wu,; Dai-Xun Hu,; Feipei Lai,; Kun-Lin Tsai,; FEI-PEI LAI | 2001 IEEE International Symposium on Circuits and Systems | 2 | 0 | |
2004 | Circuit Partition and Reordering Technique for Low Power IP | Kun-lin Tsai,; Shanq-jang Ruan,; Chun-ming Huang,; Edwin Naroska,; Feipei Lai,; FEI-PEI LAI | IEICE Transactions on Electronics | 1 | 0 | |
2002 | ENPCO: An Entropy-Based Partition-Codec Algorithm to Reduce Power for bipartition-codec architecture in Pipelined Circuits | Shanq-Jang Ruan,; Edwin Naroska,; Yen-Ren Chang,; Feipei Lai,; Uwe Schwiegelshohn; FEI-PEI LAI | IEEE Transactions on Very Large Scale Integration Systems | 1 | 1 | |
2001 | Hierarchical Access Control Using the Secure Filter | Kuen-Pin Wu,; Shanq-Jang Ruan,; Chih-Kuang Tseng,; F. Lai,; FEI-PEI LAI | IEICE Transactions on Information and Systems | 16 | 13 | |
2005 | Low Power Dynamic Bus Encoding for Deep Sub-micron Design | Kun-Lin Tsai,; Shanq-Jang Ruan,; Li-Wei Chen,; Feipei Lai,; Edwin Naroska,; FEI-PEI LAI | International IEEE Northeast Workshop on Circuits & Systems | 0 | 0 | |
2006 | Low Power Scheduling Method using Multiple Supply Voltages | Kun-Lin Tsai,; Ju-Yueh Lee,; Shanq-Jang Ruan,; Feipei Lai,; FEI-PEI LAI | EEE International Symposium on Circuits and Systems | 0 | 0 | |
2003 | On Optimizing Power and Crosstalk for Bus Coupling Capacitance Using Genetic Algorithm | Edwin Naroska,; Shanq-Jang Ruan,; Feipei Lai,; FEI-PEI LAI | IEEE International Symposium on Circuits and Systems | 0 | 0 | |
2003 | State Reordering for Low Power Combinational Logic | Kun-Lin Tsai,; Feipei Lai,; Shanq-Jang Ruan,; Szu-Wei Chang,; FEI-PEI LAI | 8th Asia-Pacific Conference, ACSAC 2003 | 0 | 0 | |
2001 | Synthesis of Partition-codec Architecture for Low Power and Small Area Circuit Design | Shanq-Jang Ruan,; Jen-Chiun Lin,; Po-Hung Chen,; Kun-Lin Tsai,; FEI-PEI LAI | 2001 IEEE International Symposium on Circuits and Systems | 1 | 0 | |