Hardware- And Memory-Efficient Architecture for Disparity Estimation of Large Label Counts
Journal
IEEE Transactions on Circuits and Systems for Video Technology
Journal Volume
31
Journal Issue
9
Pages
3679-3693
Date Issued
2021
Author(s)
Abstract
Belief propagation (BP)-based stereo matching has popular owing to its regularity and ability to yield promising results. Some commonly observed hardware-implementation challenges pertaining to the use of this algorithm are large memory requirements and trade-offs between speed and chip area, along with an increasing disparity range. The paper presents a hardware- and memory-efficient architecture for building a BP-based disparity estimation system capable of overcoming issues associated with large disparity ranges. The proposed architecture is memory-efficient owing to the regularity of its underlying algorithm. In addition, the improved hardware efficiency can be attributed to processing element modifications to demonstrate shareable characteristics. Results obtained in this study reveal a 67.8% reduction in required memory corresponding to a time-area term complexity of O(L(logL)^{2}) , where L denotes the disparity range. This result is in stark contrast to the O(L^{2}logL) and O(L^{2}) complexities observed in extant studies. Compared to state-of-the-art implementations, the proposed architecture offers an 86.2% gate count reduction for message update units at a disparity range of 512. These results confirm the proposed architecture's suitability for use in large disparity scenarios. ? 1991-2012 IEEE.
Subjects
Belief propagation media (BP-M)
disparity estimations
memory-efficient architecture
stereo matching
tile-based belief propagation
VLSI circuit design
Economic and social effects
Belief propagation
Disparity estimations
Hardware efficiency
Hardware implementations
Memory requirements
Processing elements
Proposed architectures
State of the art
Memory architecture
Type
journal article