A Programmable Gain Amplifier with Integrated RSSI Function for Wireless Communication Systems
Date Issued
2006
Date
2006
Author(s)
Wu, Chun-Pang
DOI
en-US
Abstract
In this thesis, a CMOS intermediate frequency (IF) programmable gain amplifier (PGA) for superheterodyne and digital-IF systems is proposed. This amplifier could be operated under two different power modes. It maintains a 3dB bandwidth greater than 110MHz under normal power mode and 71MHz under low power mode. And it could provide a power gain control range from -7.78dB to 79.79dB in normal power mode (at 110MHz) and -7.79dB to 80.03dB in low power mode (at 71MHz) with 1dB step resolution and the gain error is within ±0.4dB for both modes. Integrated with this PGA is a CMOS logarithmic successive detecting amplifier with a ±0.7dB logarithmic accuracy for the input signal ranging from -83dBm to -3dBm. The proposed PGA is fabricated in a 0.35μm 1P4M CMOS process. The capacitors used for frequency compensation in the operational amplifier for the bias circuit of the fixed gain stages are realized with MOS capacitors. The gain programming logic circuit and RSSI circuit are also integrated with the proposed PGA. The measured output 1dB compression point is -4dBV, and the third order output intercept point is 10.6dBV. The whole circuit consumes 13mA current when operated in normal power mode and 5mA current when operated in low power mode from a 3V power supply. The chip area, including pads, occupies 1.5×1.5mm2.
Subjects
可程式化增益放大器
對數偵測放大器
接收信號強度指示電路
programmable gain amplifier
logarithmic detecting amplifier
RSSI
Type
thesis
File(s)![Thumbnail Image]()
Loading...
Name
ntu-95-F87921058-1.pdf
Size
23.31 KB
Format
Adobe PDF
Checksum
(MD5):89885d964915aa1c309be73d151a9470
