The design and analysis of a Miller Divider Based Clock Generator for MBOA-UWB Application
Journal
IEEE Journal of Solid-State Circuits
Journal Volume
41
Journal Issue
6
Pages
1253-1260
Date Issued
2006-06
Author(s)
Y.-C. Huang
Abstract
A Miller-divider-based clock generator is proposed for Multi-Band OFDM Alliance (MBOA) ultrawideband (UWB) application. Employing closed-loop operation, the clock generator can produce three different carrier frequencies with negligible in-band spurs. The settling time of the proposed clock generator is analyzed based on a linear feedback system. A transistor sizing optimization technique for active inductors with a current-reusing technique is used to achieve low-power operation and area saving. Fabricated in a 0.18-μm technology, the clock generator achieves less than 9.5-ns settling time while dissipating less than 47 mW from a 1.8-V power supply. © 2006 IEEE.
Subjects
Frequency synthesizer; Miller divider; Ultrawideband (UWB)
Other Subjects
Carrier frequencies; Clock generators; Miller dividers; Ultrawideband (UWB); Broadband networks; Electric generators; Electric inductors; Frequency synthesizers; Linear control systems; Orthogonal frequency division multiplexing; Transistors; Electric clocks
Type
journal article