A parametric module design framework and its application to gate-level datapath/DSP module synthesis
Journal
The IEEE International Symposium on Circuits and Systems, 2000
Pages
II-41-II-44
Date Issued
2000-05
Date
2000-05
Author(s)
Liou, Ming-Luen
Abstract
The paper presents a parametric module design framework that is suitable for datapath/DSP soft-IP design. This framework is based on the integration of various frequently used parametric module generators. Under this design framework, system or circuit designers specify the structural information of the modules in C++, and then compile and co-simulate with any C/C++ programs/algorithms. Furthermore, they can manually adjust the simulation model whenever necessary. Once the system design is completed, an efficient gate-level Verilog code can soon be generated automatically. By examining the system functionality using high-level language and automatically translating the design entries into gate-level description, we can easily keep our design effort at system level while maintaining a tight consistency between different levels of abstraction. Therefore the proposed framework yields a fast, robust, and cost-effective solution to high-complexity datapath/DSP module design.
Subjects
Algorithms; C (programming language); Computational complexity; Computer aided design; Computer simulation; Digital signal processing; Microprocessor chips; Program compilers; VLSI circuits; Verilog codes; Integrated circuit layout
Other Subjects
Algorithms; C (programming language); Computational complexity; Computer aided design; Computer simulation; Digital signal processing; Microprocessor chips; Program compilers; VLSI circuits; Verilog codes; Integrated circuit layout
Type
journal article
File(s)![Thumbnail Image]()
Loading...
Name
00856253.pdf
Size
497.16 KB
Format
Adobe PDF
Checksum
(MD5):d489b6b87827ff1963290b62007247b5