Architecture and Optimization of 2T (Footprint) SRAM
Journal
IEEE Transactions on Electron Devices
Journal Volume
68
Journal Issue
10
Pages
4918-4924
Date Issued
2021
Author(s)
Abstract
A 6T-SRAM bitcell with the footprint of only two transistors is demonstrated by stacking four n-type vertical gate-all-around transistors (VFET) on two pFinFETs. The local interconnects are all within the footprint of the two bottom pFinFETs. The bitcell area is 0.014μm2 considering the experimentally achievable metal pitch of 52 nm and bottom pFinFETs of 5 nm node. It can be further reduced to 0.009μm2$ considering the metal pitch of 30 nm. The minimum operating voltage is analyzed considering the dominant work function variation. The fin height of pFETs and the gate length of nFETs are used to optimize the read/write static noise margin (RSNM/WSNM) for the same bitcell area. The cell ratio is insensitive to pFET fin height and nFET gate length, leading the read stability to be less affected by pFET fin height and nFET gate length as compared to the write stability. The minimum operating voltage is reduced to 0.59 V using pFET fin height of 15 nm and nFET gate length of 20 nm to balance the read/write SNM without assist circuit techniques. The minimum operating voltage can be further improved to 0.56 V by optimizing the threshold voltage of-0.27 and 0.27 V for pFETs and nFETs, respectively. Moreover, using the negative bitline (NBL) technique can provide an additional 320 mV reduction on the write minimum operating voltage. ? 2021 IEEE.
Subjects
FinFET
static random access memory (SRAM)
vertical gate-all-around transistor (VFET)
Threshold voltage
Circuit techniques
Function variation
Gate length
Gate-all-around transistors
Local interconnects
Operating voltage
Read stability
Static noise margin
Fins (heat exchange)
Type
journal article