High-speed flash ADC with new averaging network termination method
Date Issued
2006
Date
2006
Author(s)
Hung, Chien-Kai
DOI
en-US
Abstract
A 1.6 GS/s 6-bit CMOS flash ADC using reversed-reference dummy method is demonstrated in a standard 0.18-μm CMOS process. The proposed method improves linearity error at the boundary of offset averaging networks. The prototype circuit exhibits an INL of +0.32/-0.28 LSB and a DNL of +0.28/-0.28 LSB. The SNDR and SFDR achieve 32 and 44 dB at 1.6 GS/s for Nyquist input frequency. The ADC consumes 350 mW at 1.8 V supply and occupies an active chip area of 0.56 mm2.
Subjects
快閃式類比數位轉換器
平均
flash ADC
averaging
Type
thesis
File(s)![Thumbnail Image]()
Loading...
Name
ntu-95-R92943106-1.pdf
Size
23.31 KB
Format
Adobe PDF
Checksum
(MD5):29ea27465a8cf0120e58bdc1ac2b5e8b
