https://scholars.lib.ntu.edu.tw/handle/123456789/289096
標題: | Novel concurrent architecture to implement the discrete cosine transform based on index partitions | 作者: | Duh, W.J. Wu, Ja-Ling |
公開日期: | 1990 | 卷: | 68 | 期: | 2 | 起(迄)頁: | 165-174 | 來源出版物: | International Journal of Electronics | 摘要: | In this paper a new concurrent architecture based on index partition and CORDIC techniques for implementing discrete cosine transforms (DCT) (with power of two length) is proposed. This architecture works basically in a serial-in parallel-out mode. In this newly proposed architecture, three stages of pipelining are applicable and the throughput rate is improved. Each processing element (PE) is basically a CORDIC processor with a fixed angle rotation and only N/2 PEs are required for computing an N-point DCT. Since each stage of the pipeline is nearly balanced, the concurrency of pipelining is explored as much as possible. The throughput rate of this architecture is (N + 2) / NT, where N is the transform length and T the system clock period. Therefore, in this architecture, the clock period can easily be pushed up to 50 ns in VLSI chips and the throughput rate would be 17–7 MHz for N = 16. Thus, this newly proposed architecture provides the posibility of real-time computations. © 1990 Taylor and Francis Ltd. |
URI: | https://www.scopus.com/inward/record.uri?eid=2-s2.0-0025383639&doi=10.1080%2f00207219008921157&partnerID=40&md5=f335542dfaa28116c0a8350c1fe9fa53 http://scholars.lib.ntu.edu.tw/handle/123456789/289096 |
DOI: | 10.1080/00207219008921157 | SDG/關鍵字: | Data Processing; Mathematical Transformations; Concurrent Architecture; CORDIC Techniques; DCT Processor Architecture; Discrete Cosine Transform (DCT); Index Partitions; Computer Architecture |
顯示於: | 資訊工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。