Shrinkable triple self-aligned field-enhanced split-gate flash memory
Resource
IEEE Transactions on Electron Devices 51 (10): 1667-1671
Journal
IEEE Transactions on Electron Devices
Journal Volume
51
Journal Issue
10
Pages
1667-1671
Date Issued
2004-10
Author(s)
Abstract
This paper demonstrates a shrinkable triple self-aligned split-gate Flash cell fabricated using a standard 0.13-μmcopper interconnect process. The approach used here to create a self-aligned structure is to form a spacer against the prior layer. Due to a higher aspect ratio when the cell pitch decreases, the profile of the spacer structure becomes sharper. This improves process control of the spacer profile and length. All the processes used here are compatible with standard logic process. The word line channel length of the cell is 0.11 μm. It is comparable in area with a stacked-gate cell and can be less than 13F2. The cell is erased by using poly-poly Fowler-Nordheim tunneling with a sharp floating-gate edge to increase the electric field, and is programmed by source-side injection. As a result, this cell is highly suitable for low power applications and embedded products. Characterization shows considerable program and erase speed, up to 300 K times cycling endurance, and excellent disturb margins. © 2004 IEEE.
Other Subjects
Cellular arrays; Electric currents; Electric fields; Electric potential; Electron tunneling; Nonvolatile storage; Scanning electron microscopy; Semiconductor device manufacture; Transmission electron microscopy; Fowler-Nordheim tunneling; Selg aligned; Source aligned; Source side injection; Split gate; Flash memory
Type
journal article