https://scholars.lib.ntu.edu.tw/handle/123456789/316477
標題: | Algorithm and architecture of prediction core in stereo video hybrid coding system | 作者: | Ding, L.-F. SHAO-YI CHIEN LIANG-GEE CHEN |
公開日期: | 2005 | 卷: | 2005 | 起(迄)頁: | 538-543 | 來源出版物: | IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation | 會議論文: | SiPS 2005: IEEE Workshop on Signal Processing Systems - Design and Implementation | 摘要: | 3D video will become noticeable video technology in the next generation. In this paper, a stereo video coding system is proposed from algorithm level to hardware architecture level. We propose a novel stereo video coding system by exploiting joint block compensation scheme to achieve high coding efficiency. It is also suitable for hardware implementation. Due to more than twice computational complexity relative to mono video coding systems, a new hardware architecture based on hierarchical search block matching algorithm (HSBMA) with some modification is proposed. With special data flow, no bubble cycles exist during block matching process. Proposed architecture also adopts near overlapped candidates reuse scheme (NOCRS) to save heavy burden of data access. Besides, by the proposed new scheduling, both on-chip memory requirement and off-chip memory bandwidth can be reduced. A prototype chip can achieve real-time requirement under the operating frequency of 81 MHz for 30 D1 frames per second (fps) in left and right channel simultaneously, with ME/DE search range of [-64, +63] in horizontal direction and [-32, +31]/[-16, +15] in vertical direction. Compared with the hardware requirement for implementation of full search block matching algorithm (FSBMA), only 11.5% on-chip SRAM and 1/30 amount of PEs are needed. It shows that the hardware cost is quite small. © 2005 IEEE. |
URI: | https://www.scopus.com/inward/record.uri?eid=2-s2.0-33751550352&doi=10.1109%2fSIPS.2005.1579926&partnerID=40&md5=f4113a8d094fce4140581d9694e788f5 http://scholars.lib.ntu.edu.tw/handle/123456789/316477 |
ISSN: | 15206130 | DOI: | 10.1109/SIPS.2005.1579926 | SDG/關鍵字: | Algorithms; Bandwidth; Computational complexity; Computer architecture; Computer hardware; Software prototyping; Hardware architecture; Prediction core; Stereo video coding system; Video technology; Image coding |
顯示於: | 電子工程學研究所 |
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
01579926.pdf | 581.17 kB | Adobe PDF | 檢視/開啟 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。