https://scholars.lib.ntu.edu.tw/handle/123456789/581199
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Gupta M | en_US |
dc.contributor.author | Hu V.P.-H. | en_US |
dc.contributor.author | VITA PI-HO HU | zz |
dc.creator | Gupta M;Hu V.P.-H. | - |
dc.date.accessioned | 2021-09-02T00:07:46Z | - |
dc.date.available | 2021-09-02T00:07:46Z | - |
dc.date.issued | 2019 | - |
dc.identifier.uri | https://www.scopus.com/inward/record.uri?eid=2-s2.0-85100862695&doi=10.1109%2fS3S46989.2019.9320675&partnerID=40&md5=a37ccebfbd604da90510c14b815a8995 | - |
dc.identifier.uri | https://scholars.lib.ntu.edu.tw/handle/123456789/581199 | - |
dc.description.abstract | In this work, through calibrated simulations, comparative analysis of n-type Negative Capacitance (NC) Junctionless (JL) and Inversion Mode (IM) transistor is performed for Low Power (LP) applications. Through systematic metholdology and physical insights, it is highlighted that NC JL device exhbits negative internal gate voltage (Vint) at zero applied external gate bias (Vgs), which is benefical to achieve significantly lower value of off-current (Ioff) than NC IM device for LP applications. It is demonstrated that negative Vint in NC JL device can further be utilized to lower the gate workfunction to mid-gap level while achieving the and Ion ? 1.3 mA/μm at lower Ioff ? 10 pA/μm. The work showcases the opportunites to achieve the International Roadmap for Devices and Systems (IRDS) traget at gate length (Lg) of 20 nm and drain bias (Vds) of 0.1 V for designing LP systems and circuits using NC JL transistor. ? 2019 IEEE. | - |
dc.relation.ispartof | 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2019 | - |
dc.subject | Microelectronics; Comparative analysis; Devices and systems; Gate length; Gate voltages; Gate workfunction; Inversion modes; Low power application; Negative capacitance; Capacitance | - |
dc.title | Comparative Analysis of Negative Capacitance Junctionless and Inversion Mode Transistors for Low Power Applications | en_US |
dc.type | conference paper | en |
dc.identifier.doi | 10.1109/S3S46989.2019.9320675 | - |
dc.identifier.scopus | 2-s2.0-85100862695 | - |
item.fulltext | no fulltext | - |
item.cerifentitytype | Publications | - |
item.openairetype | conference paper | - |
item.openairecristype | http://purl.org/coar/resource_type/c_5794 | - |
item.grantfulltext | none | - |
crisitem.author.dept | Electrical Engineering | - |
crisitem.author.dept | Program in Semiconductor Device, Material, and Hetero-integration | - |
crisitem.author.orcid | 0000-0002-6216-214X | - |
crisitem.author.parentorg | College of Electrical Engineering and Computer Science | - |
crisitem.author.parentorg | Graduate School of Advanced Technology | - |
顯示於: | 電機工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。