電機資訊學院: 電子工程學研究所指導教授: 張耀文蘇育萱Su, Yu-HsuanYu-HsuanSu2017-03-062018-07-102017-03-062018-07-102016http://ntur.lib.ntu.edu.tw//handle/246246/276025隨著邁入下世代前瞻積體電路時代,持續縮小的元件尺寸和持續增大規模的元件數量使得晶片設計更為複雜。為因應下世代奈米積體電路設計,本博士論文將考慮先進製程可製造性的嚴峻挑戰。當代先進製程主流有一維佈局(1D layout process),一維引導自我組裝(1D DSA process),以及二維引導自我組裝(2D DSA process)。 然而,各技術皆面臨不同的實體設計困境,並急需解決之道。這些先進製程的挑戰包括一維佈局的嚴格製造規則,一維引導自我組裝的引導孔模板和切割模板,二維引導自我組裝的記號分配和衝突解決,需要新的佈局最佳化方法。而佈局最佳化最根本是要從繞線以及後繞線的方法來考慮這些可製造性挑戰。我們更觀察到這些佈局的共通點,是需要切割光罩來產生圖樣。但是切割光罩很小,又靠很近,數量又很多,使得製程變異很大。而現在業界又希望只用一張光罩把切割光罩做好,因為使用雙圖樣或三圖樣技術來製造切割光罩的成本會太高。所以現今目前有兩種切割光罩製造方法: 一是規則切割光罩製程,另一種是引導自我組裝切割光罩製程。然而這兩種製程都需要193奈米波長浸潤式顯影技術,因此需要針對切割光罩在繞線以及光學校正階段做切割光罩最佳化,在繞線階段,可以對切割光罩違規,切割光罩數量,以及線端延伸做最小化,光罩製造階段可以考慮製程變異,因此此博士論文針對可製造性繞線考慮先進製程以及切割光罩最佳化,更針對切割光罩做製程變異的最佳化,使光罩的微影結果能符合當代先進製程的需求。As process technologies continuously advance, the shrinking device dimensions and increasing device counts make chip designs much more complicated. To handle the advanced circuit designs, this dissertation considers crucial challenges in advanced technologies for circuit designs: (1) full-chip routing considering restricted design rules for one-dimensional (1D) layouts, (2) full-chip routing considering 1D directed self-assembly (DSA) via and cut templates, (3) full-chip routing considering double-post assignments and confict resolving for two-dimensional (2D) DSA process, and (4) cut mask optimization considering process variation. 1D nanowires are one of the most promising next-generation lithography technologies for 7 nm process node and beyond. The 1D nanowire process constructs a 1D nanoarray through template synthesis followed by line-end cutting with additional cut masks. To achieve better yield and manufacturability, the cut patterns shall satisfy speci ed restricted design rules, and thus it is desirable to develop a novel routing methodology to better address the challenges arising from cut patterns. In this dissertation, we propose the nanowire-aware routing system, called NWR, considering high cut-mask complexity based on a two-pass, bottom-up multilevel routing framework. Experimental results show that our nanowire-aware router can reduce cut numbers, cut spacing violations, and line-end extension length. The DSA technology for next-generation lithography has been shown its great potential for fabricating highly dense via patterns and cut masks in the sub-5 nm technology node and beyond. However, DSA via and cut optimizations were performed independently, which may induce infeasible via and cut templates and spacing violations. It is thus desirable to develop a new routing system to better address the co-optimization challenges for DSA via and cut templates. In this dissertation, we propose the simultaneous DSA via- and cut-template-aware routing system, named VCR, to practically consider both via and cut templates during routing and post-routing based on a two-pass, bottom-up multilevel routing framework. Experimental results show that VCR can reduce via- and cut-template spacing violations. 2D DSA is also an emerging lithography for the sub-5 nm process node and beyond that can substantially increase design exibility in critical routing layers and reduce the number of cuts for better yield. The state-of-the-art 2D DSA process manipulates the orientation of double posts inside guiding templates to guide block copolymers (BCPs) to form 2D patterns. However, a key challenge arises on how to correctly assign double post orientations and place cut patterns to make desired net connections for a given routing instance. In this dissertation, we propose a novel 2D DSA-compliant routing framework, named 2D-DCR, to systematically derive feasible orientation assignments for double posts to maximize routability. Specically, 2D-DCR features a complete set of new routing rules which transform the underlying physical BCP growth principles for large-scale routing, adopts a network-flow-based double-post assignment routing algorithm, and leverages a 2D DSA line-end creation property to maximally reduce line-end cuts. Experimental results show that our 2D-DCR can generate a 2D DSA-compliant routing solution with zero double post conficts, maximized routability, and minimized the number of cuts. The advanced nanometer technology imposes severe challenges on cut pattern manufacturing. A modern design may have a large number of cut patterns, and these cut patterns have small size and are usually closely positioned. The conventional OPC (Optical Proximity Correction) that minimizes the EPE (Edge Placement Error) of cut patterns at the nominal process condition alone often leads to poor process windows. To improve the cut mask printability across various process corners, process-window OPC optimizes EPE for multiple process corners, but often su ers long runtime, due to repeated lithographic simulations. This dissertation presents a general process-variation-aware mask optimization framework, namely PVOPC (Process-Variation OPC), to simultaneously minimize EPE and PV (Process-Variation) band with fast convergence. The PVOPC framework includes EPE-sensitivity-driven dynamic fragmentation, process-variation-aware EPE modeling, and correction with three new EPE-converging techniques and a systematic sub-resolution assisted feature insertion algorithm. Experimental results show that our approach achieves high-quality EPE and PV band results, which can enhance the cut pattern manufacturability.4364751 bytesapplication/pdf論文公開時間: 2017/8/24論文使用權限: 同意有償授權(權利金給回饋學校)實體設計製造可行性設計先進製程下世代微影技術一維佈局奈米線引導自我組裝切割光罩光罩最佳化光學校正製程變異physical designdesign for manufacturabilityemerging lithographynext generation lithography1D layoutnanowiresdirected self-assemblycut maskmask optimizationoptical proximity correctionprocess variationprocess window可製造性導向繞線考慮先進製程和切割光罩最佳化Manufacturing-driven Routing and Cut Mask Optimization for Advanced Technologythesis10.6342/NTU201602045http://ntur.lib.ntu.edu.tw/bitstream/246246/276025/1/ntu-105-D98943034-1.pdf