Hsieh, Kuan PingKuan PingHsiehLin, Yi TingYi TingLinLu, Yun ChihYun ChihLuYI-JAN EMERY CHEN2023-05-292023-05-292022-01-0100189456https://scholars.lib.ntu.edu.tw/handle/123456789/631453This work presents a reconfigurable RF frequency synthesizer implemented with the field-programmable gate array (FPGA) and the digital-controlled oscillator (DCO) fabricated in a 0.18-μm CMOS technology. The frequency synthesizer uses a fractional frequency ratio calculator (FRC) to measure the DCO output frequency and realize frequency locking. Due to the FRC, the correlation of the DCO frequencies and its control codes can be characterized and stored in a lookup table (LUT) of the FPGA without the need of external measurement instruments. When requested to settle at a new frequency, the synthesizer looks for the DCO control code from the LUT and performs the frequency-locking routine. The synthesizer covers a wide frequency output range from 496 to 2470 MHz with the resolution of 195 kHz and achieves a settling time of 32.5-45 ns.Fast settling | field-programmable gate array (FPGA) | frequency measurement | frequency synthesizer | reconfigurable[SDGs]SDG7A Fast-Settling Frequency Synthesizer Using Statistical Frequency Measurement Methodjournal article10.1109/TIM.2022.31967272-s2.0-85135739071WOS:000843270700012https://api.elsevier.com/content/abstract/scopus_id/85135739071