unshan WangChun-Nien ChenYu YeYen-Chih ChenBo YuQun Jane GuHUEI WANG王暉2019-10-242019-10-2420170149645xhttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85032511641&doi=10.1109%2fMWSYM.2017.8058974&partnerID=40&md5=907dfec2df81b0b8a32cdcd12b2c8ce4A G-Band single pole single throw (SPST) switch for low insertion loss and high isolation is proposed and fabricated using 65-nm CMOS technology. A grounded co-planar wave guide (GCPW) folded coupled line topology is developed to improve the switch isolation and lower its insertion loss simultaneously. Based on this topology, this switch achieves minimum 2.4-dB insertion loss (IL) in G-Band with minimum 28.5-dB isolation (ISO). This switch consumes only 0.0067 mm2 chip area. To the authors' knowledge, this CMOS SPST switch achieves the best performance among the published switches in bulk CMOS processes at this frequency. © 2017 IEEE.CMOS; Folded coupled line; G-band; Mm-wave; SPST; SwitchA G-band SPST switch with 2.4-dB insertion loss and minimum 28.5-dB isolation using grounded co-planar waveguide folded coupled line topology in 65-nm CMOS technologyconference paper10.1109/mwsym.2017.80589742-s2.0-85032511641