https://scholars.lib.ntu.edu.tw/handle/123456789/641951
標題: | Novel Airgap Insertion and Layer Reassignment for Timing Optimization Guided by Slack Dependency | 作者: | Tai, Wei Chen Chung, Min Hsien HUI-RU JIANG |
關鍵字: | airgap | beol interconnect | layer assignment | timing optimization | 公開日期: | 12-三月-2024 | 來源出版物: | Proceedings of the International Symposium on Physical Design | 摘要: | BEOL with airgap technology is an alternative metallization option with promising performance, electrical yield and reliability to explore at 2nm node and beyond. Airgaps form cavities in inter-metal dielectrics (IMD) between interconnects. The ultra-low dielectric constant reduces line-to-line capacitance, thus shortening the interconnect delay. The shortened interconnect delay is beneficial to setup timing but harmful to hold timing. To minimize the additional manufacturing cost, the number of metal layers that accommodate airgaps is practically limited. Hence, circuit timing optimization at post routing can be achieved by wisely performing airgap insertion and layer reassignment to timing critical nets. In this paper, we present a novel and fast airgap insertion approach for timing optimization. A Slack Dependency Graph (SDG) is constructed to view the timing slack relationship of a circuit with path segments. With the global view provided by SDG, we can avoid ineffective optimizations. Our Linear Programming (LP) formulation simultaneously solves airgap insertion and layer reassignment and allows a flexible amount of airgap to be inserted. Both SDG update and LP solving can be done extremely fast. Experimental results show that our approach outperforms the state-of-the-art work on both total negative slack (TNS) and worst negative slack (WNS) with more than 89× speedup. |
URI: | https://scholars.lib.ntu.edu.tw/handle/123456789/641951 | ISBN: | 9798400704178 | DOI: | 10.1145/3626184.3633325 |
顯示於: | 電機工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。