Repository logo
  • English
  • 中文
Log In
Have you forgotten your password?
  1. Home
  2. College of Electrical Engineering and Computer Science / 電機資訊學院
  3. Electrical Engineering / 電機工程學系
  4. Multiple channel programmable timing generators with single cyclic delay line
 
  • Details

Multiple channel programmable timing generators with single cyclic delay line

Resource
IEEE Transactions on Instrumentation and Measurement 53 (4): 1295-1303
Journal
IEEE Transactions on Instrumentation and Measurement
Journal Volume
53
Journal Issue
4
Pages
1295-1303
Date Issued
2004
Author(s)
Wang, T.-Y.
Lin, S.-M.
HEN-WAI TSAO  
DOI
10.1109/TIM.2004.830592
URI
http://www.scopus.com/inward/record.url?eid=2-s2.0-4043123888&partnerID=MN8TOARS
http://scholars.lib.ntu.edu.tw/handle/123456789/307458
Abstract
In this paper, we present the design and measurement results of multiple channel programmable timing generators (TGs) using single cyclic delay line for high-speed automatic test equipment (ATE) with 37.5 ps resolution and 5 ms programmable delay range. There are three TGs, and each one consists of a 19-bit 360-MHz count-up counter, a 19-bit cycle comparator, a zero cycle detector, a control word splitter, and an output selector with an 8X-interpolator. A 32-stage cyclic delay line is constructed via a pulsewidth self-controlled delay cell (PWSCDC). The proposed timing generator uses the TSMC 0.35 μm 1P4M process with a die size of 2.33 mm × 2.17 mm. The dynamic nonlinearity (DNL) is less than ±0.6 LSB (37.5 ps). The integral nonlinearity (INL) is between -1 LSB and 7 LSB before calibration, and is between ±0.4 LSB after root-mean-square (rms) value calibration. The multichannel phase mismatch (MCPM) is 19 ps (rms), and jitter is 13.7 ps (rms). © 2004 IEEE.
Other Subjects
Buffer storage; Calibration; Capacitors; CMOS integrated circuits; Comparator circuits; Detector circuits; Electric delay lines; Electric inverters; Electric potential; Flip flop circuits; Timing jitter; Cyclic delay line; Multichannel phase mismatch; Pulsewidth self controlled delay cell; Timing generator; Timing circuits
Type
journal article
File(s)
Loading...
Thumbnail Image
Name

15.pdf

Size

475.99 KB

Format

Adobe PDF

Checksum

(MD5):34eb1ebb7ff09e4b06e04a8bd724487d

臺大位居世界頂尖大學之列,為永久珍藏及向國際展現本校豐碩的研究成果及學術能量,圖書館整合機構典藏(NTUR)與學術庫(AH)不同功能平台,成為臺大學術典藏NTU scholars。期能整合研究能量、促進交流合作、保存學術產出、推廣研究成果。

To permanently archive and promote researcher profiles and scholarly works, Library integrates the services of “NTU Repository” with “Academic Hub” to form NTU Scholars.

總館學科館員 (Main Library)
醫學圖書館學科館員 (Medical Library)
社會科學院辜振甫紀念圖書館學科館員 (Social Sciences Library)

開放取用是從使用者角度提升資訊取用性的社會運動,應用在學術研究上是透過將研究著作公開供使用者自由取閱,以促進學術傳播及因應期刊訂購費用逐年攀升。同時可加速研究發展、提升研究影響力,NTU Scholars即為本校的開放取用典藏(OA Archive)平台。(點選深入了解OA)

  • 請確認所上傳的全文是原創的內容,若該文件包含部分內容的版權非匯入者所有,或由第三方贊助與合作完成,請確認該版權所有者及第三方同意提供此授權。
    Please represent that the submission is your original work, and that you have the right to grant the rights to upload.
  • 若欲上傳已出版的全文電子檔,可使用Open policy finder網站查詢,以確認出版單位之版權政策。
    Please use Open policy finder to find a summary of permissions that are normally given as part of each publisher's copyright transfer agreement.
  • 網站簡介 (Quickstart Guide)
  • 使用手冊 (Instruction Manual)
  • 線上預約服務 (Booking Service)
  • 方案一:臺灣大學計算機中心帳號登入
    (With C&INC Email Account)
  • 方案二:ORCID帳號登入 (With ORCID)
  • 方案一:定期更新ORCID者,以ID匯入 (Search for identifier (ORCID))
  • 方案二:自行建檔 (Default mode Submission)
  • 方案三:學科館員協助匯入 (Email worklist to subject librarians)

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science