Repository logo
  • English
  • 中文
Log In
Have you forgotten your password?
  1. Home
  2. College of Electrical Engineering and Computer Science / 電機資訊學院
  3. Electrical Engineering / 電機工程學系
  4. Analysis and architecture design of an HDTV720p 30 frames/s H.264/AVC encoder
 
  • Details

Analysis and architecture design of an HDTV720p 30 frames/s H.264/AVC encoder

Journal
IEEE Transactions on Circuits and Systems for Video Technology
Journal Volume
16
Journal Issue
6
Pages
673-688
Date Issued
2006
Author(s)
Chen, Tung-Chien
SHAO-YI CHIEN  
Huang, Yu-Wen
Tsai, Chen-Han
Chen, Ching-Yeh
Chen, To-Wei
LIANG-GEE CHEN  
DOI
10.1109/TCSVT.2006.873163
URI
https://www.scopus.com/inward/record.uri?eid=2-s2.0-33746358201&doi=10.1109%2fTCSVT.2006.873163&partnerID=40&md5=4ff552272c9757fdc1bad5434892fb72
http://scholars.lib.ntu.edu.tw/handle/123456789/321236
http://ntur.lib.ntu.edu.tw/bitstream/246246/141461/1/49.pdf
Abstract
H.264/AVC significantly outperforms previous video coding standards with many new coding tools. However, the better performance comes at the price of the extraordinarily huge computational complexity and memory access requirement, which makes it difficult to design a hardwired encoder for real-time applications. In addition, due to the complex, sequential, and highly data-dependent characteristics of the essential algorithms in H.264/AVC, both the pipelining and the parallel processing techniques are constrained to be employed. The hardware utilization and throughput are also decreased because of the block/MB/frame-level reconstruction loops. In this paper, we describe our techniques to design the H.264/AVC video encoder for HDTV applications. On the system design level, in consideration of the characteristics of the key components and the reconstruction loops, the four-stage macroblock pipelined system architecture is first proposed with an efficient scheduling and memory hierarchy. On the module design level, the design considerations of the significant modules are addressed followed by the hardware architectures, including low-bandwidth integer motion estimation, parallel fractional motion estimation, reconfigurable intrapredictor generator, dual-buffer block-pipelined entropy coder, and deblocking filter. With these techniques, the prototype chip of the efficient H.264/AVC encoder is implemented with 922.8 K logic gates and 34.72-KB SRAM at 108-MHz operation frequency. © 2006 IEEE.
Subjects
ISO/IEC 14496-10 AVC; ITU-T Rec. H.264; Joint Video Team (JVT); Single-chip video encoder; Very large-scale integration (VLSI) architecture
Other Subjects
ISO/IEC 14496-10 AVC; ITU-T Rec. H.264; Joint Video Team (JVT); Single-chip video encoder; Very large-scale integration (VLSI) architecture; Computational complexity; Computer architecture; Computer hardware; Logic gates; Motion estimation; Parallel processing systems; Real time systems; Static random access storage; Image coding
Type
journal article
File(s)
Loading...
Thumbnail Image
Name

49.pdf

Size

2.71 MB

Format

Adobe PDF

Checksum

(MD5):06d594b7c3e679affdf5e99a8545e595

臺大位居世界頂尖大學之列,為永久珍藏及向國際展現本校豐碩的研究成果及學術能量,圖書館整合機構典藏(NTUR)與學術庫(AH)不同功能平台,成為臺大學術典藏NTU scholars。期能整合研究能量、促進交流合作、保存學術產出、推廣研究成果。

To permanently archive and promote researcher profiles and scholarly works, Library integrates the services of “NTU Repository” with “Academic Hub” to form NTU Scholars.

總館學科館員 (Main Library)
醫學圖書館學科館員 (Medical Library)
社會科學院辜振甫紀念圖書館學科館員 (Social Sciences Library)

開放取用是從使用者角度提升資訊取用性的社會運動,應用在學術研究上是透過將研究著作公開供使用者自由取閱,以促進學術傳播及因應期刊訂購費用逐年攀升。同時可加速研究發展、提升研究影響力,NTU Scholars即為本校的開放取用典藏(OA Archive)平台。(點選深入了解OA)

  • 請確認所上傳的全文是原創的內容,若該文件包含部分內容的版權非匯入者所有,或由第三方贊助與合作完成,請確認該版權所有者及第三方同意提供此授權。
    Please represent that the submission is your original work, and that you have the right to grant the rights to upload.
  • 若欲上傳已出版的全文電子檔,可使用Open policy finder網站查詢,以確認出版單位之版權政策。
    Please use Open policy finder to find a summary of permissions that are normally given as part of each publisher's copyright transfer agreement.
  • 網站簡介 (Quickstart Guide)
  • 使用手冊 (Instruction Manual)
  • 線上預約服務 (Booking Service)
  • 方案一:臺灣大學計算機中心帳號登入
    (With C&INC Email Account)
  • 方案二:ORCID帳號登入 (With ORCID)
  • 方案一:定期更新ORCID者,以ID匯入 (Search for identifier (ORCID))
  • 方案二:自行建檔 (Default mode Submission)
  • 方案三:學科館員協助匯入 (Email worklist to subject librarians)

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science