DC 欄位 | 值 | 語言 |
dc.contributor | 陳少傑 | zh-TW |
dc.contributor | Chen, Sao-Jie | en |
dc.contributor | 臺灣大學:電子工程學研究所 | zh-TW |
dc.contributor.author | 羅士欣 | zh-TW |
dc.contributor.author | Lo, Shih-Hsin | en |
dc.creator | 羅士欣 | zh-TW |
dc.creator | Lo, Shih-Hsin | en |
dc.date | 2009 | en |
dc.date.accessioned | 2010-07-14T08:44:16Z | - |
dc.date.accessioned | 2018-07-10T01:47:18Z | - |
dc.date.available | 2010-07-14T08:44:16Z | - |
dc.date.available | 2018-07-10T01:47:18Z | - |
dc.date.issued | 2009 | - |
dc.identifier.other | U0001-1708200911384600 | en |
dc.identifier.uri | http://ntur.lib.ntu.edu.tw//handle/246246/189270 | - |
dc.description.abstract | 本文提出一個使用雙向通道的晶片網路架構,它同時支援了不同服務品質的資料傳輸,使得晶片內部的傳輸效能有所改善。此雙向的晶片網路架構允許每一條通道能夠動態的自我調整傳送方向來提高晶片內硬體資源的利用率。對於每一個晶片網路的路由器而言,資料通訊的延遲時間,傳輸吞吐量,以及頻寬利用率都受到這個附加的通道靈活性影響而得到更好的效能。這篇論文呈現出一個創新的路由器架構設計以及一個控制雙向通道的機制。透過分析可以證明此架構的額外硬體成本是可忽略的。本文利用一個精準時脈週期的測試環境進行模擬,對於在假想的交通型態以及真實規格的傳輸情況下,此雙向通道的晶片網路相對於傳統的單向通道架構都能展現出可觀的效能優勢。 | zh-TW |
dc.description.abstract | A Bidirectional channel Network-on-Chip (BiNoC) architecture is proposed to enhance the performance of on-chip communication while supporting prioritized traffics in the network. The BiNoC allows each communication channel to be dynamically self-configured to transmit flits in either direction in order to better utilize on-chip hardware resources. This added flexibility promises better bandwidth utilization, lower packet delivery latency, and higher packet consumption rate at each on-chip router. In this Thesis, a novel on-chip router architecture supporting the self-configuring bidirectional channel mechanism is presented. It is shown that the associated hardware overhead is negligible. Cycle-accurate simulation runs on this BiNoC network under synthetic and real-world traffic patterns demonstrate consistent and significant performance advantage over a conventional mesh grid NoC architecture equipped with hard-wired unidirectional channels. | en |
dc.description.tableofcontents | ABSTRACT iIST OF FIGURES vIST OF TABLES viiHAPTER 1 INTRODUCTION 1.1 Current Trends in On-chip Communication 1.1.1 Conventional Communication Schemes in System-on-Chip 2.1.2 The Emergence of Network-on-Chip 3.2 Concept of Network-on-Chip 4.2.1 Different Layers in a Network-on-Chip Design 4.2.2 Network-on-Chip Architecture 6.3 Network Basics 7.3.1 Routing 7.3.2 Flow Control 8.3.3 Performance Evaluation 9.4 Quality-of-Service 10.5 Thesis Organization 12HAPTER 2 BACKGROUND KNOWLEDGE 13.1 Design of Router Architecture 13.2 Virtual Channel Flow Control 21.3 Quality-of-Service in Network-on-Chip 26HAPTER 3 BIDIRECTIONAL NOC ARCHITECTURE 29.1 Motivation 29.2 Related Work 30.3 Self-Reconfigurable Routing Scheme 31.3.1 NoC Architecture 31.3.2 Problem Formulation 31.3.3 Inter-Router Transmission Scheme 34.3.4 Bidirectional Channel Control Logic 35.3.5 Example of Bidirectional Transmission 38.4 Router Architecture 41.4.1 Conventional Router Architecture 41.4.2 Bidirectional Channel Router Architecture 43HAPTER 4 ROUTER ARCHITECTURE WITH QOS SUPPORT 47.1 Virtual Channel Router in BiNoC 47.1.1 Virtual Channel Router Model 47.1.2 Virtual Channel Allocation 49.1.3 Switch Allocation 51.1.4 Architecture of Virtual Channel Router in BiNoC 53.2 QoS Support in BiNoC 56.2.1 Basic Connection-less Scheme in Typical NoC 56.2.2 Proposed Connection-less Scheme in BiNoC 59HAPTER 5 EXPERIMENTAL RESULTS AND DISCUSSION 65.1 Performance Evaluation on Virtual Channel Routers 65.1.1 Synthetic Traffic Analysis 66.1.2 Experiments with Real Applications 75.2 Performance Evaluation on QoS Mechanisms 80.3 Estimation on Implementation Overhead 84HAPTER 6 CONCLUSION 85EFERENCE 87 | en |
dc.format.extent | 1535169 bytes | - |
dc.format.mimetype | application/pdf | - |
dc.language | en | en |
dc.language.iso | en_US | - |
dc.subject | 晶片網路 | zh-TW |
dc.subject | 路由器 | zh-TW |
dc.subject | 雙向通道 | zh-TW |
dc.subject | 虛擬通道 | zh-TW |
dc.subject | 服務質量 | zh-TW |
dc.subject | Network-on-Chip | en |
dc.subject | Router | en |
dc.subject | Bidirectional Channel | en |
dc.subject | Virtual Channel | en |
dc.subject | Quality-of-Service | en |
dc.title | 一個可動態調整通道的晶片網路架構設計 | zh-TW |
dc.title | Design of a Network-on-Chip Architecture with Dynamically Reconfigurable Channels | en |
dc.type | thesis | en |
dc.identifier.uri.fulltext | http://ntur.lib.ntu.edu.tw/bitstream/246246/189270/1/ntu-98-R96943130-1.pdf | - |
item.languageiso639-1 | en_US | - |
item.cerifentitytype | Publications | - |
item.fulltext | with fulltext | - |
item.openairecristype | http://purl.org/coar/resource_type/c_46ec | - |
item.openairetype | thesis | - |
item.grantfulltext | open | - |
顯示於: | 電子工程學研究所
|