Architecture design for deblocking filter in H.264/JVT/AVC
Resource
Multimedia and Expo, 2003. ICME '03. Proceedings. 2003 International Conference on
Journal
Proceedings - IEEE International Conference on Multimedia and Expo
Journal Volume
1
Pages
I693 - I696
Date Issued
2003
Author(s)
Abstract
This paper presents an efficient VLSI architecture for the deblocking filter in H.264/JVT/AVC. We use an array of 8 × 48-bit shift registers with reconfigurable data path to support both horizontal filtering and vertical filtering on the same circuit (a parallel-in parallel-out reconfigurable FIR filter). Two SRAM modules are carefully organized not only for the storage of current macroblock data and adjacent block data but also for the efficient access of pixels in different blocks. Simulation results show that under 0.25 μm technology, the synthesized logic gate count is only 19.1 K (not including a 96 × 32 SRAM and a 64 × 32 SRAM) when the maximum frequency is 100 MHz. Our architecture design can easily support real-time deblocking of 720p (1280 × 720) 30 Hz video. It is valuable for platform-based design of H.264 codec. © 2003 IEEE.
Event(s)
2003 International Conference on Multimedia and Expo, ICME 2003
Other Subjects
Design; Shift registers; Static random access storage; Architecture designs; Deblocking filters; Maximum frequency; Platform based design; Real-time deblocking; Reconfigurable; SRAM module; VLSI architectures; Digital storage
Type
conference paper
File(s)![Thumbnail Image]()
Loading...
Name
01221012.pdf
Size
285.61 KB
Format
Adobe PDF
Checksum
(MD5):9d88769a3a2dd1fd4bb3fd67cfd0c47f