Repository logo
  • English
  • 中文
Log In
Have you forgotten your password?
  1. Home
  2. College of Electrical Engineering and Computer Science / 電機資訊學院
  3. Electrical Engineering / 電機工程學系
  4. Architecture design for deblocking filter in H.264/JVT/AVC
 
  • Details

Architecture design for deblocking filter in H.264/JVT/AVC

Resource
Multimedia and Expo, 2003. ICME '03. Proceedings. 2003 International Conference on
Journal
Proceedings - IEEE International Conference on Multimedia and Expo
Journal Volume
1
Pages
I693 - I696
Date Issued
2003
Author(s)
Huang, Y.-W.
Chen, T.-W.
Hsieh, B.-Y.
Wang, T.-C.
Chang, T.-H.
LIANG-GEE CHEN  
DOI
10.1109/ICME.2003.1221012
URI
https://www.scopus.com/inward/record.uri?eid=2-s2.0-84908483284&doi=10.1109%2fICME.2003.1221012&partnerID=40&md5=2419783bdbc5d01e53a1bba68258af6a
http://scholars.lib.ntu.edu.tw/handle/123456789/301446
Abstract
This paper presents an efficient VLSI architecture for the deblocking filter in H.264/JVT/AVC. We use an array of 8 × 48-bit shift registers with reconfigurable data path to support both horizontal filtering and vertical filtering on the same circuit (a parallel-in parallel-out reconfigurable FIR filter). Two SRAM modules are carefully organized not only for the storage of current macroblock data and adjacent block data but also for the efficient access of pixels in different blocks. Simulation results show that under 0.25 μm technology, the synthesized logic gate count is only 19.1 K (not including a 96 × 32 SRAM and a 64 × 32 SRAM) when the maximum frequency is 100 MHz. Our architecture design can easily support real-time deblocking of 720p (1280 × 720) 30 Hz video. It is valuable for platform-based design of H.264 codec. © 2003 IEEE.
Event(s)
2003 International Conference on Multimedia and Expo, ICME 2003
Other Subjects
Design; Shift registers; Static random access storage; Architecture designs; Deblocking filters; Maximum frequency; Platform based design; Real-time deblocking; Reconfigurable; SRAM module; VLSI architectures; Digital storage
Type
conference paper
File(s)
Loading...
Thumbnail Image
Name

01221012.pdf

Size

285.61 KB

Format

Adobe PDF

Checksum

(MD5):9d88769a3a2dd1fd4bb3fd67cfd0c47f

臺大位居世界頂尖大學之列,為永久珍藏及向國際展現本校豐碩的研究成果及學術能量,圖書館整合機構典藏(NTUR)與學術庫(AH)不同功能平台,成為臺大學術典藏NTU scholars。期能整合研究能量、促進交流合作、保存學術產出、推廣研究成果。

To permanently archive and promote researcher profiles and scholarly works, Library integrates the services of “NTU Repository” with “Academic Hub” to form NTU Scholars.

總館學科館員 (Main Library)
醫學圖書館學科館員 (Medical Library)
社會科學院辜振甫紀念圖書館學科館員 (Social Sciences Library)

開放取用是從使用者角度提升資訊取用性的社會運動,應用在學術研究上是透過將研究著作公開供使用者自由取閱,以促進學術傳播及因應期刊訂購費用逐年攀升。同時可加速研究發展、提升研究影響力,NTU Scholars即為本校的開放取用典藏(OA Archive)平台。(點選深入了解OA)

  • 請確認所上傳的全文是原創的內容,若該文件包含部分內容的版權非匯入者所有,或由第三方贊助與合作完成,請確認該版權所有者及第三方同意提供此授權。
    Please represent that the submission is your original work, and that you have the right to grant the rights to upload.
  • 若欲上傳已出版的全文電子檔,可使用Open policy finder網站查詢,以確認出版單位之版權政策。
    Please use Open policy finder to find a summary of permissions that are normally given as part of each publisher's copyright transfer agreement.
  • 網站簡介 (Quickstart Guide)
  • 使用手冊 (Instruction Manual)
  • 線上預約服務 (Booking Service)
  • 方案一:臺灣大學計算機中心帳號登入
    (With C&INC Email Account)
  • 方案二:ORCID帳號登入 (With ORCID)
  • 方案一:定期更新ORCID者,以ID匯入 (Search for identifier (ORCID))
  • 方案二:自行建檔 (Default mode Submission)
  • 方案三:學科館員協助匯入 (Email worklist to subject librarians)

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science