https://scholars.lib.ntu.edu.tw/handle/123456789/580652
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin Y.-J | en_US |
dc.contributor.author | Lee Y.-C | en_US |
dc.contributor.author | Liu H.-M | en_US |
dc.contributor.author | Chiueh H | en_US |
dc.contributor.author | Chi T.-S | en_US |
dc.contributor.author | CHIA-HSIANG YANG | en_US |
dc.date.accessioned | 2021-09-02T00:04:03Z | - |
dc.date.available | 2021-09-02T00:04:03Z | - |
dc.date.issued | 2020 | - |
dc.identifier.issn | 15498328 | - |
dc.identifier.uri | https://www.scopus.com/inward/record.uri?eid=2-s2.0-85097357078&doi=10.1109%2fTCSI.2020.3001160&partnerID=40&md5=3f40f1c130bed036589658dd56f466e8 | - |
dc.identifier.uri | https://scholars.lib.ntu.edu.tw/handle/123456789/580652 | - |
dc.description.abstract | This paper presents a low-power, programmable acoustic signal processor for hearing assistive devices with speech intelligibility enhancement. The reprogrammable design provides considerable flexibility for the devices to deal with personal conditions of hearing loss. A spectral-change enhancement (SCE) algorithm is implemented to improve speech intelligibility. The power consumption is minimized by adding dedicated hardware accelerators. The short-time objective intelligibility (STOI) measure is utilized for optimizing the datapath architecture. Optimization on the critical MAC operations results in 34% power and area reductions when compared to the direct-mapped design. A 50% reduction in SRAM storage is also achieved owing to the reduced memory storage for the associated MAC operations. With the aid of the optimized MAC unit and data buffer, the overall execution time is reduced by 99.2%. Designed in a 40-nm CMOS technology, the processor integrates 431k gates in area of 0.3 mm2. The design dissipates 1.5 mW at a clock frequency of 10.5 MHz from a 0.7V supply, with a processing latency of 1.05 ms. ? 2004-2012 IEEE. | - |
dc.relation.ispartof | IEEE Transactions on Circuits and Systems I: Regular Papers | - |
dc.subject | Acoustic signal processing; Acoustic waves; Audio signal processing; Audition; Integrated circuit design; Static random access storage; Acoustic signals; Assistive devices; Clock frequency; CMOS technology; Data-path architecture; Dedicated hardware; Overall execution; Speech intelligibility enhancement; Speech intelligibility | - |
dc.title | A 1.5 mW Programmable Acoustic Signal Processor for Hearing Assistive Devices with Speech Intelligibility Enhancement | en_US |
dc.type | journal article | en |
dc.identifier.doi | 10.1109/TCSI.2020.3001160 | - |
dc.identifier.scopus | 2-s2.0-85097357078 | - |
dc.relation.pages | 4984-4993 | - |
dc.relation.journalvolume | 67 | - |
dc.relation.journalissue | 12 | - |
item.cerifentitytype | Publications | - |
item.fulltext | no fulltext | - |
item.openairecristype | http://purl.org/coar/resource_type/c_6501 | - |
item.openairetype | journal article | - |
item.grantfulltext | none | - |
crisitem.author.dept | Electrical Engineering | - |
crisitem.author.dept | Electronics Engineering | - |
crisitem.author.orcid | 0000-0003-1163-321X | - |
crisitem.author.parentorg | College of Electrical Engineering and Computer Science | - |
crisitem.author.parentorg | College of Electrical Engineering and Computer Science | - |
顯示於: | 電機工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。