Repository logo
  • English
  • 中文
Log In
Have you forgotten your password?
  1. Home
  2. College of Electrical Engineering and Computer Science / 電機資訊學院
  3. Electrical Engineering / 電機工程學系
  4. 3D integration of vertical-stacking of MoS2and Si CMOS featuring embedded 2T1R configuration demonstrated on full wafers
 
  • Details

3D integration of vertical-stacking of MoS2and Si CMOS featuring embedded 2T1R configuration demonstrated on full wafers

Journal
Technical Digest - International Electron Devices Meeting, IEDM
Journal Volume
2020-December
Pages
12.2.1 - 12.2.4
Date Issued
2020
Author(s)
Su, Chunjung
Huang, Minkun
Lee, K. S.
VITA PI-HO HU  
Huang, Y. F.
Zheng, B. C.
Yao, C. H.
Lin, Neichih
Kao, Kuo-Hsing Hsing
Hong, Tzu Chieh
Sung, Pojung
Wu, Chienting
Yu, Tungyuan
Lin, Kun–Lin
Tseng, Y. C.
Lin, C. L.
Lee, Yaojen
Chao, Tiensheng
JIUN-YUN LI  
Wu, Wenfa
Shieh, Jiaming
Wang, Yeong-Her
Yeh, Wenkuan
DOI
10.1109/IEDM13553.2020.9371988
URI
https://www.scopus.com/inward/record.uri?eid=2-s2.0-85102942767&doi=10.1109%2fIEDM13553.2020.9371988&partnerID=40&md5=f54869ef946d62235bed986a74065749
https://scholars.lib.ntu.edu.tw/handle/123456789/581009
Abstract
For the first time, a 3D stacking of MoS2 and Si CMOS integrated with embedded RRAM is proposed and fabricated, and CMOS inverter comprised of MoS2 nFET and Si pFET is demonstrated. Vertically stacked multiple MoS2 channels are required for the performance matching. Resistive switching (RS) of a Ti/MoS2 /p+-Si structure showing high ON/OFF ratio of 106 is demonstrated firstly by highly Si-compatible process. Surface modification is the key to formation of uniform and smooth stacked MoS2 multiple channels and to enhanced resistive switching endurance. This scheme can be applied to CMOS-based bipolar RRAM 1T1R or 2T1R without increasing the cell size. Our work offers a new pathway with high feasibility of integrated 2D materials and Si FETs into CMOS to enabling 3D embedded logics and memories for future computing systems. ? 2020 IEEE.
Event(s)
66th Annual IEEE International Electron Devices Meeting, IEDM 2020
Subjects
Computation theory; Electron devices; Embedded systems; Layered semiconductors; Molybdenum compounds; RRAM; Silicon wafers; Three dimensional integrated circuits; 3-D integration; CMOS inverters; Compatible process; Computing system; Multiple channels; Performance matching; Resistive switching; Vertical stacking; CMOS integrated circuits
Type
conference paper

臺大位居世界頂尖大學之列,為永久珍藏及向國際展現本校豐碩的研究成果及學術能量,圖書館整合機構典藏(NTUR)與學術庫(AH)不同功能平台,成為臺大學術典藏NTU scholars。期能整合研究能量、促進交流合作、保存學術產出、推廣研究成果。

To permanently archive and promote researcher profiles and scholarly works, Library integrates the services of “NTU Repository” with “Academic Hub” to form NTU Scholars.

總館學科館員 (Main Library)
醫學圖書館學科館員 (Medical Library)
社會科學院辜振甫紀念圖書館學科館員 (Social Sciences Library)

開放取用是從使用者角度提升資訊取用性的社會運動,應用在學術研究上是透過將研究著作公開供使用者自由取閱,以促進學術傳播及因應期刊訂購費用逐年攀升。同時可加速研究發展、提升研究影響力,NTU Scholars即為本校的開放取用典藏(OA Archive)平台。(點選深入了解OA)

  • 請確認所上傳的全文是原創的內容,若該文件包含部分內容的版權非匯入者所有,或由第三方贊助與合作完成,請確認該版權所有者及第三方同意提供此授權。
    Please represent that the submission is your original work, and that you have the right to grant the rights to upload.
  • 若欲上傳已出版的全文電子檔,可使用Open policy finder網站查詢,以確認出版單位之版權政策。
    Please use Open policy finder to find a summary of permissions that are normally given as part of each publisher's copyright transfer agreement.
  • 網站簡介 (Quickstart Guide)
  • 使用手冊 (Instruction Manual)
  • 線上預約服務 (Booking Service)
  • 方案一:臺灣大學計算機中心帳號登入
    (With C&INC Email Account)
  • 方案二:ORCID帳號登入 (With ORCID)
  • 方案一:定期更新ORCID者,以ID匯入 (Search for identifier (ORCID))
  • 方案二:自行建檔 (Default mode Submission)
  • 方案三:學科館員協助匯入 (Email worklist to subject librarians)

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science