https://scholars.lib.ntu.edu.tw/handle/123456789/632285
標題: | Efficient Erase Operation by GIDL Current for 3D Structure FeFETs with Gate Stack Engineering and Compact Long-Term Retention Model | 作者: | Mo F Xiang J Mei X Sawabe Y Saraya T Hiramoto T Su C.-J VITA PI-HO HU Kobayashi M. |
關鍵字: | FeFET; Ferroelectric; GIDL; HfO2; Junctionless; Retention | 公開日期: | 2022 | 卷: | 10 | 起(迄)頁: | 115-122 | 來源出版物: | IEEE Journal of the Electron Devices Society | 摘要: | We have fabricated junctionless N-type silicon-on-insulator (SOI) ferroelectric-HfO2 field effect transistors (FeFETs) with overlap and underlap structures between gate and drain/source regions to investigate the role of gate-induced-drain-leakage (GIDL) current in erase operation of FeFETs with a floating body. We also introduced a novel gate stack process for low voltage operation by inserting a Ti layer in the metal gate. The Ti layer insertion can suppress the growth of an interfacial layer (IL) by controlling oxygen intrusion into the IL during the rapid thermal anneal (RTA) process. We demonstrated an efficient erase operation at shorter and lower pulse voltage with GIDL current in the overlap structure than in the underlap structure. A compact FeFET retention model is developed based on the surface-potential based FET model, the nucleation-limited-switching (NLS) model, and the retention model of ferroelectric (FE) capacitor. Faster degradation of the program state observed in the experiment can be explained by electron detrapping according to the modeling and simulation. © 2013 IEEE. |
URI: | https://www.scopus.com/inward/record.uri?eid=2-s2.0-85123286321&doi=10.1109%2fJEDS.2022.3142046&partnerID=40&md5=a9300eeed4a845459bafe924222a850c https://scholars.lib.ntu.edu.tw/handle/123456789/632285 |
ISSN: | 21686734 | DOI: | 10.1109/JEDS.2022.3142046 | SDG/關鍵字: | Drain current; Ferroelectric materials; Ferroelectricity; Field effect transistors; Hafnium oxides; Iron compounds; Silicon on insulator technology; Three dimensional displays; Titanium; Titanium compounds; Erase operation; Ferroelectric-hfo2 field effect transistor; Field-effect transistor; Gate induced drain leakage currents; Gate induced drain leakages; Junctionless; Retention.; Three-dimensional display; Logic gates |
顯示於: | 電機工程學系 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。