https://scholars.lib.ntu.edu.tw/handle/123456789/315538
標題: | Energy-efficient cache architecture for multimedia applications | 作者: | CHIA-LIN YANG Yang, Chia-Lin Lee, Chien-hao Tseng, Hung-Wei CHIA-LIN YANG |
公開日期: | 2005 | 卷: | 2005 | 起(迄)頁: | 96-97 | 來源出版物: | Emerging Information Technology Conference 2005 | 摘要: | Power consumption is an important design issue of current embedded systems. It has been shown that the instruction cache accounts for a significant portion of the power dissipation of the whole chip. Data caches also consume a significant portion of total processor power for multimedia applications because they are data intensive. In this paper, we propose two mechanisms to reduce dynamic power consumption for both instruction and data caches. The HotSpot cache adds a small cache between the CPU and LI instruction. It identifies frequently accessed instructions dynamically and stores them in the L0 cache. The software-controlled cache architecture improves the energy efficiency of the data cache by allocating data types in an application to different cache regions. On each access, only the allocated cache regions need to be activated. We find that on the average, the HotSpot cache and software-controlled cache can achieve 52% and 40% energy reduction on instruction and data caches, respectively. Both schemes incur little performance degradation. © 2005 IEEE. |
URI: | http://www.scopus.com/inward/record.url?eid=2-s2.0-33751166566&partnerID=MN8TOARS http://scholars.lib.ntu.edu.tw/handle/123456789/315538 |
DOI: | 10.1109/EITC.2005.1544355 | SDG/關鍵字: | Cache memory; Computer software; Energy efficiency; Multimedia systems; Program processors; Data caches; Energy-efficient cache architecture; Computer architecture |
顯示於: | 資訊工程學系 |
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
01544355.pdf | 104.03 kB | Adobe PDF | 檢視/開啟 |
在 IR 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。