Influence of annealing conditions on the bias temperature stability of MgZnO thin film transistors
Journal
ECS Transactions
Journal Volume
50
Journal Issue
8
Pages
173-178
ISBN
9781607683568
Date Issued
2012
Author(s)
Abstract
We report the experimental results regarding the stability of backchannel cut bottom gate thin film transistors (TFTs) with Mg0.05Zn0.95O active layers. The TFTs are all fabricated at room temperature. Two different thermal annealing conditions are applied to the devices, 200 ¢XC for 5 hours and 350 ¢XC for half an hour. In both annealing conditions, the devices show similar electric characteristics initially. Nevertheless, 350 ¢XC annealed TFTs show much better stability under gate bias stressing. When gate-bias stressing is applied to TFTs at 80 ¢XC, the transfer curves exhibit much more significant humps at subthreshold regimes for 200 ¢XC annealed TFTs compared to 350 ¢XC annealed TFTs. It is highly suspected that the humps may be due to the two phase nature of as-sputtered MgZnO thin film. 350 ¢XC annealing may transform the two phase mixture into single phase, leading to more stable TFTs. ? The Electrochemical Society.
Description
11th Symposium on Thin Film Transistor Technologies, TFT 2012 - PRiME 2012,8 October 2012 through 10 October 2012,Honolulu, HI
Type
conference paper